

COURSE CODE: IAS0600

(DIGITAL SYSTEMS DESIGN WITH VHDL)

# **LABORATORY REPORT NO 5**

(TOPIC: PARAMETERIZABLE ADDER AND MULTIPLIER)

Student: Dismas EZECHUKWU (184603IVEM)

Instructors:

Alexander Sudnitson (Associate Professor)

Dmitri Mihhailov (Research Scientist)

**DATE**: 17/12/2018

#### 1. INTRODUCTION

A parameterizable Adder and multipliers are multipliers and adders where the number of bit of the inputs operands can be varied at will. In this laboratory work, a parameterizable ripple carry adder will be developed and it will be used as component to also develop a parameterizable multiplier. The implementation is shown graphically as columnar addition in figure 2. This is because the multiplication function can be reduced to a set of additions that is properly carried out.

The steps and task involved in the creation of this project work is itemized in the task section;

#### **1.2 TASK**

Implement a parameterizable multiplier using for/generate statement to describe repeating components/assignments. The size of the multiplier should be adjustable using parameter data width (possible values are 2, 3, 4, ..., 8). Following is the list of steps for the parameterizable multiplier design:

- Describe a parameterizable ripple-carry adder. It should be possible to adjust its size using parameter data width (possible values are 2, 3, 4, ..., 8).
- Optionally, add a carry-lookahead adder description to the previous design. In this case the adder design should have another adjustable parameter adder type (possible types are ripple carry, carry-lookahead).
- Use parameterizable adder as component to describe a parameterizable multiplier that implements multiplication using columnar addition. It should be possible to adjust its size using parameter data width (possible values are 2, 3, 4, ..., 8). Simulate and implement each design step on FPGA development board

## 2. BACKGROUND

## **Ripple Carry Adder**

A ripple carry adder is a logic circuit in which the carry-out of each full adder is the carry in of the succeeding next most significant full adder. It is called a ripple carry adder because each carry bit gets rippled into the next stage [1].





Figure 2. Multiplier, using adder as component

### 3. WORKFLOW

The laboratory work was carried out using the vivado software an it was simulated and implemented on the xillinx FPGA training board. Here, the ripple carry adder was first done and then the ripple carry adder was now used as a component to in the implementation of the parameterizable multiplier. The for/generate statement was used in both cases.

## 4. RESULTS AND DISCUSSION



Figure 3. Simulation result of the ripple carry adder.

As seen in the Figure 3 above, the datawidth for this design is 4, "C\_in\_tb" contain the Carry-in, "A\_tb" and "B-tb" are the inputs while SUM\_tb is the sum of the inputs. The sum is 1 bit more that the inputs' so as to accommodate the Carry-out as I didn't make an extra carry-out port.

```
32 (-)
               SUM=>SUM tb);
33
34 ⊖ process
35
       begin
36 \bigcirc for k in 0 to (2**data_width_RCA)-1 loop
38 O for h in 0 to (2**data width RCA)-1 loop
39 ¦ O
         B_tb<=std logic vector(to_unsigned(h,data_width_RCA));</pre>
         wait for 10 ns;
40 0
41 0
         assert(SUM_tb<=std_logic_vector(unsigned(A_tb)+unsigned(B_tb)))
42 : O
          report "Testing at A("&integer'image(k)&")"&" and B("&integer'image(h)&") failed"
43 O
          severity error;
44 🚊
        end loop;
      end loop;
45 🖨
46 | O wait;
```

Figure 4. Testbench of the ripple adder.

| Untitled 1 ©             |                |                                 |            |           |           |           |            |           |             |           |           |            |            |           | _ & 2 X    |            |            |
|--------------------------|----------------|---------------------------------|------------|-----------|-----------|-----------|------------|-----------|-------------|-----------|-----------|------------|------------|-----------|------------|------------|------------|
| Q   💾   Q   Q   💥        | <b>-</b> Γ   H | M   12   21   41   64   65   64 |            |           |           |           |            |           |             |           |           |            |            |           |            |            | •          |
|                          |                |                                 |            |           |           |           |            |           |             |           |           |            |            |           |            |            | 160.000 ns |
| Name                     | Value          | 0 ns                            |            | 20 ns     |           | 40 ns     |            | 60 ns     |             | 80 ns     |           | 100 ns     |            | 120 ns    |            | 140 ns     |            |
| data_width_mul           | 4              | 4                               |            |           |           |           |            |           |             |           |           |            |            |           |            |            |            |
| > <b>V</b> A_mul_tb[3:0] | 0              | 0                               | X 1        | 2         | 3         | 4         | 0          | 1         | ( 2         | 3         | 4         | 0          | 1          | 2         | Х з        | 4          | χ ο        |
| > <b>W</b> B_mul_tb[3:0] | f              | 0                               | X 1        | 2         | З         | 4         | 5          | 6         | 7           | 8         | 9         | a          | b          | <u> </u>  | d          | e          | ) f        |
| > W Product_tb[7:0]      | 00             | 00                              | 01         | 04        | 09        | 10        | 00         | 06        | ( 0e        | 18        | 24        | 00         | ОЪ         | 18        | 27         | 38         | X 00       |
| > 🐶 my_test_data[0:15]   | (0,0,00),(1,   | (0,                             | 0,00),(1,1 | 01),(2,2, | 04),(3,3, | 9),(4,4,1 | 0),(0,5,00 | ),(1,6,06 | ),(2,7,0e), | (3,8,18), | (4,9,24), | (0,a,00),( | 1,b,Ob),(2 | ,c,18),(3 | ,d,27),(4, | 2,38),(0,: | £,00)      |
|                          |                |                                 |            |           |           |           |            |           |             |           |           |            |            |           |            |            |            |
|                          |                |                                 |            |           |           |           |            |           |             |           |           |            |            |           |            |            |            |

Figure 5. Simulation result of the ripple multiplier.

The Figure 5 above shows the simulation result of the multiplier, the data-width remain 4, the inputs also have 4 bits each, while the product is twice as number of bits as the inputs. The test data is a record which have been initialized with 16 different values for each member of the records. The code snippet for this is presented in figure 6 below.

```
30
          type my testings val is array (natural range <>) of my testings;
31
          constant my_test_data: my_testings_val:=(
                        ("0000", "0000", "00000000"), --0 \times 0 = 0
32
33
                        ("0001", "0001", "00000001"), --1 \times 1 = 1
                        ("0010", "0010", "00000100"), --2 \times 2 = 2
34
                        ("0011", "0011", "00001001"), --3 \times 3 = 9
35
                        ("0100", "0100", "00010000"), --4 \times 4 = 16
36
37
                        ("0000","0101","00000000"),--0 \times 5 = 0
                        ("0001", "0110", "00000110"), --1 \times 6 = 6
                        ("0010", "0111", "00001110"), --2 \times 7 = 14
39
                        ("0011", "1000", "00011000"), --3 \times 8 = 24
40
                        ("0100", "1001", "00100100"), --4 \times 9 = 36
41
                        ("0000","1010","00000000"),--0 \times 10 (or a) = 0
42
43
                        ("0001", "1011", "00001011"), --1 \times 11 (or b) = 11
                        ("0010","1100","00011000"), --2 \times 12 (or c) = 24
45
                        ("0011","1101","00100111"),--3 \times 13 (or d) = 39
46
                        ("0100","1110","00111000"),--4 \times 14 (or e) = 56
                        ("0000","1111","00000000") --0 x 15 (or f) = 0
47
48
                        );
49
50
          begin
51 🖯
          uut: Parameterizable_Multiplier port map(
52
          A mul=>A mul tb,
53
          B_mul=>B_mul_tb,
54 🗀
          Product=>Product_tb);
55
56 ⊖
          process
57
          begin
58 🗇
          for k in my_test_data'range loop
59
            A_mul_tb<=my_test_data(k).A;
60
             B_mul_tb<=my_test_data(k).B;</pre>
     0 :
61 :
            wait for 10 ns;
     0
62
            assert(Product_tb<=my_test_data(k).Product)
     0
63
            report "my testings"sinteger'image(k)s"failed"
     0
             severity error;
65 ← O end loop;
      O wait;
66
67 🖨 🔾 end process;
```

Figure 6. Testbench of the multiplier.

The Figure 6 shows the testbench for the multiplier, it contain a record whose members have been initialized already with 16 different values.

Figure 7. code snippet for the multiplier

The code section here shows the use of for/generate statement to implement the multiplier using the ripple carry adder as component. Here, the "C\_in" signal is tied to the ground throughout the different instances of the for/generate statement while the previous value of the sum signal is used to feed in the B input.

```
begin
--generating the partial values to be added
ands: for j in 0 to data_width_mul-1 generate
   ands2: for k in 0 to data_width_mul-1 generate
   addings(j)(k) <= B_mul(j) and A_mul(k);
   end generate;
end generate;</pre>
```

Figure 8. code snippet of the multiplier.

Here the section of the code was used to get the values to be used in the columnar addition, these vales were gotten by used a nested for/generate statement while ANDing each member of the "B\_mul" input with every member of the "A\_mul" and the value is stored in the signal "addings" which is an array of std\_logic\_vectors.

```
Product((2*data_width_mul-1) downto data_width_mul-1)<=myProduct_sigg(data_width_mul-1);
```

Figure 9. Code section of the Product value assignment.

The above figure 9 shows how the first five (5) most significant bit of the final product was gotten

```
finally:for k in 0 to data_width_mul-2 generate
   Product(k)<=myProduct_sigg(k)(0);
end generate;</pre>
```

Figure 10. Code section of the Product value assignment.

The Figure 10 above shows how the remaining least significant bits of the product were gotten.

## 5. CONCLUSION

In this project, we have been able to realize a ripple carry adder using the for/generate statement. Also we also used this developed ripple carry adder as a component in the design of the multiplier. Both designs have been tested with different datawidth, simulated and implemented on the NEXYS 4 FPGA development board developed by Xillinx

# 6. REFERENCES

[1] Ripple Carry Adder, 2018. "http://www.circuitstoday.com/ripple-carry-adder"